Special Procedures and Protocols for Remote-learning during COVID will be discussed on first day of class.

Course and Contact Information

Instructor: Robert Chun
Office Location: MH 413 (On-Line)
Telephone: (408) 924-5137
Email: Robert.Chun@sjsu.edu
Office Hours: MW 7:15pm-8:15pm (and by appointment, On-Line)
Class Days/Time: MW 4:00pm - 5:15pm
Classroom: On-Line
Prerequisites: CS147 (Introductory Course in Comp. Architecture), also Operating Systems

Faculty Web Page

Course materials such as presentation slides, notes, assignments, etc. can be found on my faculty web page at http://www.sjsu.edu/people/Robert.Chun/courses

Course Description

Detailed analysis of high-performance, fault-tolerant computer systems. Survey various machine architectures including implementation alternatives for major processor sub-systems. Pipelined, vector, VLSI, multi-core and dataflow architectures are examined. Discussion includes data representation, arithmetic logic unit operations and algorithms, rounding algorithms, control unit operation and instruction formats. Performance measurement and speedup techniques are studied to perform tradeoff analysis and design optimization. Digital breadboard labs and programming projects with the VHDL language and simulation environment will be used to demonstrate computer-aided design and functional verification techniques for digital systems. A written report and oral presentation on a relevant and approved topic of interest to the student will be required.
Course Learning Outcomes (CLO)
Upon successful completion of this course, students will be able to:

- Understand combinatorial and sequential circuit structures and Boolean number representation schemes.
- Appreciate how the fundamental core mathematical operations such as addition, subtraction, multiplication, and division can be optimized with appropriate number representation, rounding, and digital circuit implementation schemes.
- Explain the tradeoffs between complex instruction set computers (CISC) and reduced instruction set computers (RISC).
- Discuss non-classical architectures such as parallel processors, multi-core chips, pipelined and VLIW machines which are used to accelerate hardware performance without impacting legacy sequential software programming languages or techniques.
- Emphasize the importance of fault-tolerant design techniques and examine various methods of error detection and correction such as TMR and Hamming Codes.
- Analyze and perform tradeoffs between the cost, performance, and reliability of alternative computer architectures.
- Utilize computer-aided design tools and hardware description languages useful to computer architects in performing functional verification and performance measurements of digital systems.
- Use industrial-grade field programmable gate array chips and their associated CAD toolsets.
- Appreciate how hardware and software (especially the operating system and compilers) must work synergistically together to provide optimum throughput.
- Perform an in-depth investigation of an architecture related topic of interest to them and present their findings to their classmates in an oral and written report using a venue similar to that used in formal professional technical conferences.

Required Texts/Readings

Textbooks


*CS 247 Course Reader, Chun. Instructor will distribute to all enrolled students.*

Course Requirements and Assignments

Assignments include two midterms, one final, a written and oral Term Paper/Project report, a set of homework projects (consisting of a combination of written problems and VHDL programming assignments), and active participation during student presentations, weighted as shown below. Grading is based on a class curve. All assignments (especially the oral presentation) must be completed by the student on the due date specified in order to receive credit for the class. Late assignments (including the scheduled oral presentations) or exams are not accepted. All students must uphold academic honesty, especially for the required term paper, per university policy detailed at this official SJSU website:

[http://www.sjsu.edu/speciale/docs/current-forms/AcademicIntegrityPolicy.pdf](http://www.sjsu.edu/speciale/docs/current-forms/AcademicIntegrityPolicy.pdf)
Final Examination

The final exam for the class will be held on Wednesday, December 8, 2021 at 5:15pm - 7:30pm.

Grading Information

Assignments include two midterms, one final, a written and oral Term Paper/Project report, a set of homework projects (consisting of a combination of written problems and VHDL programming assignments), and active participation during student presentations, weighted as shown below. Grading is based on a class curve. All assignments (especially the oral presentation) must be completed by the student on the due date specified in order to receive credit for the class. Late assignments (including the scheduled oral presentations) or exams are not accepted. All students must uphold academic honesty, especially for the required term paper, per university policy detailed at this official SJSU website: http://www.sjsu.edu/specialed/docs/current-forms/AcademicIntegrityPolicy.pdf

<table>
<thead>
<tr>
<th>Weight</th>
<th>Assignment Description</th>
<th>Due Dates</th>
</tr>
</thead>
<tbody>
<tr>
<td>15%</td>
<td>Midterm Exam 1</td>
<td>Wednesday, September 29, 2021</td>
</tr>
<tr>
<td>15%</td>
<td>Midterm Exam 2</td>
<td>Wednesday, October 20, 2021</td>
</tr>
<tr>
<td>30%</td>
<td>Written Term Paper/Project (15%) &amp; Oral Presentations (15%)</td>
<td>Nov. 10th for Written; Due date for Oral Presentation to be specified per student</td>
</tr>
<tr>
<td>30%</td>
<td>Final Exam</td>
<td>Wednesday, December 8, 2021</td>
</tr>
<tr>
<td>10%</td>
<td>Combined total of Three HW and VHDL Projects</td>
<td>HW Project 1 Due on Sept. 29; HW 2 Due on Oct. 20; HW 3 Due December 8, 2021</td>
</tr>
</tbody>
</table>

Classroom Protocol

COVID Protocols require that this class be taught in an on-line fashion via Zoom Meetings and/or pre-recorded video lessons. There will be no on-campus meetings in person.

Students are expected to attend all classes (On-Line), including all student presentations (On-Line).

The majority of lectures and student presentations can be viewed Asynchronously as pre-recorded videos, meaning that students can view them at their own convenience anytime within the specified class schedule.

All Exams (Midterm1, Midterm2, and the Final Exam) will be synchronous sessions, meaning that all students must take the exams on the same day and at the same time. Midterm1 is on Sept. 29; Midterm2 is on Oct. 20; and the Final Exam is on December 8, 2021.
University Policies

Per University Policy S16-9, university-wide policy information relevant to all courses, such as academic integrity, accommodations, etc. will be available on Office of Graduate and Undergraduate Programs’ Syllabus Information web page at http://www.sjsu.edu/gup/syllabusinfo/

CS247 Fall 2021 Tentative Course Schedule

<table>
<thead>
<tr>
<th>Lecture</th>
<th>Chapter</th>
<th>Topic</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-4</td>
<td>1, 2</td>
<td>Introduction, VHDL</td>
</tr>
<tr>
<td>5-6</td>
<td>3</td>
<td>Data Representation</td>
</tr>
<tr>
<td>7-10</td>
<td>3</td>
<td>High Speed Computer Arithmetic</td>
</tr>
<tr>
<td>11</td>
<td>Notes</td>
<td>Rounding</td>
</tr>
</tbody>
</table>

**Midterm 1**  
September 29, 2021 at 4:00pm-5:15pm

<table>
<thead>
<tr>
<th>Lecture</th>
<th>Chapter</th>
<th>Topic</th>
</tr>
</thead>
<tbody>
<tr>
<td>12-16</td>
<td>6</td>
<td>Pipeline and Parallel Processing</td>
</tr>
<tr>
<td>17-21</td>
<td>Notes</td>
<td>Fault-Tolerance</td>
</tr>
</tbody>
</table>

**Midterm 2**  
October 20, 2021 at 4:00pm-5:15pm

<table>
<thead>
<tr>
<th>Lecture</th>
<th>Chapter</th>
<th>Topic</th>
</tr>
</thead>
<tbody>
<tr>
<td>22-27</td>
<td></td>
<td>Term Papers &amp; Oral Presentations</td>
</tr>
</tbody>
</table>

**Final Exam**  
Wednesday, December 8, 2021 at 5:15pm-7:30pm.

**Key Delivery Due Dates for Assignments:**

- Term Paper/Project Title & Abstract Due: Wednesday, September 8, 2021
- MidTerm1 & HW Project 1 Due: Wednesday, September 29, 2021 at 4:00pm - 5:15pm
- MidTerm2 & HW Project 2 Due: Wednesday, October 20, 2021 at 4:00pm - 5:15pm
- Term Paper/Project Due: Wednesday, November 10, 2021
- Student Presentation Videos Due: Between Oct. 25 to Nov. 29th (to be specified per student)
- Selection of 5 Papers for Final Exam Due: Monday, November 29, 2021
- Final Exam & HW Project 3 Due: Wednesday, December 8, 2021 at 5:15pm - 7:30pm
Disabilities:
If you need course adaptations or accommodations because of a disability, or if you need special arrangements in case the building must be evacuated, please inform the instructor as soon as possible. Presidential Directive 97-03 requires that students with disabilities register with DRC to establish a record of their disability.

Academic Integrity:
Academic integrity is essential to the mission of San José State University. As such, students are expected to perform their own work (except when collaboration is expressly permitted by the course instructor) without the use of any outside resources. Students are not permitted to use old tests or quizzes when preparing for exams, nor may they consult with students who have already taken the exam. When practiced, academic integrity ensures that all students are fairly graded.

We all share the obligation to maintain an environment which practices academic integrity. Violations to the Academic Integrity Policy undermine the educational process and will not be tolerated. It also demonstrates a lack of respect for oneself, fellow students and the course instructor, and can ruin the university’s reputation and the value of the degrees it offers. Violators of the Academic Integrity Policy will be subject to failing this course and being reported to the Office of Judicial Affairs for disciplinary action which could result in suspension or expulsion from San José State University.

Cheating:
At SJSU, cheating is the act of obtaining or attempting to obtain credit for academic work through the use of any dishonest, deceptive, or fraudulent means. Cheating at SJSU includes but is not limited to:

- Copying in part or in whole, from another’s test or other evaluation instrument;
- Submitting work previously graded in another course unless this has been approved by the course instructor or by departmental policy.
- Submitting work simultaneously presented in two courses, unless this has been approved by both course instructors or by departmental policy.
- Altering or interfering with grading or grading instructions;
- Sitting for an examination by a surrogate, or as a surrogate; any other act committed by a student in the course of his or her academic work which defrauds or misrepresents, including aiding or abetting in any of the actions defined above.

Plagiarism:
At SJSU plagiarism is the act of representing the work of another as one’s own (without giving appropriate credit) regardless of how that work was obtained, and submitting it to fulfill academic requirements. Plagiarism at SJSU includes but is not limited to:

- The act of incorporating the ideas, words, sentences, paragraphs, or parts thereof, or the specific substances of another’s work, without giving appropriate credit, and representing the product as one’s own work; and representing another’s artistic/scholarly works such as musical compositions, computer programs, photographs, painting, drawing, sculptures, or similar works as one’s own.

Additional Information:
http://www.cs.sjsu.edu/greensheetinfo/index.html